# 256Kbit Serial SPI Bus EEPROM With High Speed Clock #### FEATURES SUMMARY - Compatible with SPI Bus Serial Interface (Positive Clock SPI Modes) - Single Supply Voltage: - 4.5 to 5.5V for M95256 - 2.5 to 5.5V for M95256-W - 1.8 to 5.5V for M95256-R - High speed - 5MHz Clock Rate, 10ms Write Time (current product: identified by process identification letter S) - 10MHz Clock Rate, 5ms Write Time (new product: identified by process identification letter V) Details of how to find the process identification letter are given in Table 26.) - Status Register - Hardware Protection of the Status Register - BYTE and PAGE WRITE (up to 64 Bytes) - Self-Timed Programming Cycle - Adjustable Size Read-Only EEPROM Area - Enhanced ESD Protection - More than 100,000 Erase/Write Cycles - More than 40 Year Data Retention Figure 1. Packages March 2004 1/37 # TABLE OF CONTENTS | FEATURES SUMMARY | 1 | |-------------------------------------------------------------------------------------------------------------------|----| | Figure 1. Packages | 1 | | SUMMARY DESCRIPTION | 5 | | Figure 2. Logic Diagram | 5 | | SIGNAL DESCRIPTION | 6 | | Serial Data Output (Q). Serial Data Input (D). Serial Clock (C). Chip Select (S). Hold (HOLD). Write Protect (W). | 6 | | CONNECTING TO THE SPI BUS | 7 | | Figure 4. Bus Master and Memory Devices on the SPI Bus | 8 | | OPERATING FEATURES | 9 | | Power-up | 9 | | Power On Reset: VCC Lock-Out Write Protect | 9 | | Power-down | | | Active Power and Stand-by Power Modes | | | Hold Condition | | | Figure 6. Hold Condition Activation | | | Status Register | | | WIP bit | | | BP1, BP0 bits | | | SRWD bit. | | | Table 2. Status Register Format | | | Data Protection and Protocol Control | | | Table 3. Write-Protected Block Size | | | MEMORY ORGANIZATION | 11 | | Figure 7. Block Diagram | 11 | | INSTRUCTIONS | 12 | | Table 4. Instruction Set | 12 | | Write Enable (WREN) | . 13 | |---------------------------------------------------------|------| | Figure 8. Write Enable (WREN) Sequence | . 13 | | Write Disable (WRDI) | | | Figure 9. Write Disable (WRDI) Sequence | | | Read Status Register (RDSR) | | | WIP bit | | | WEL bit | | | BP1, BP0 bits | | | SRWD bit | | | Figure 10.Read Status Register (RDSR) Sequence | | | Write Status Register (WRSR) | | | Table 5. Protection Modes | | | Read from Memory Array (READ) | | | Figure 12.Read from Memory Array (READ) Sequence | | | Write to Memory Array (WRITE) | | | Figure 13.Byte Write (WRITE) Sequence | | | Figure 14.Page Write (WRITE) Sequence | | | .9 | | | POWER-UP AND DELIVERY STATE | . 19 | | Power-up State | . 19 | | Initial Delivery State | | | | | | MAXIMUM RATING | . 20 | | Table 6. Absolute Maximum Ratings | . 20 | | DC AND AC PARAMETERS | 24 | | | | | Table 7. Operating Conditions (M95256) | | | Table 8. Operating Conditions (M95256-W) | | | Table 9. Operating Conditions (M95256-R) | | | Table 10. AC Measurement Conditions | | | Figure 15.AC Measurement I/O Waveform | | | Table 12. DC Characteristics (M95256, Device Grade 6) | | | Table 13. DC Characteristics (M95256, Device Grade 3) | | | Table 14. DC Characteristics (M95256-W, Device Grade 6) | | | Table 15. DC Characteristics (M95256-W, Device Grade 3) | | | Table 16. DC Characteristics (M95256-R) | | | Table 17. AC Characteristics (M95256, Device Grade 6) | | | Table 18. AC Characteristics (M95256, Device Grade 3) | . 26 | | Table 19. AC Characteristics (M95256-W, Device Grade 6) | . 27 | | Table 20. AC Characteristics (M95256-W, Device Grade 3) | . 28 | | Table 21. AC Characteristics (M95256-R) | . 29 | | Figure 16.Serial Input Timing | | | Figure 17.Hold Timing | | | Figure 18.Output Timing | . 31 | # M95256 | PACKAGE MECHANICAL | 32 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Figure 19.PDIP8 – 8 pin Plastic DIP, 0.25mm lead frame, Package Outline | 32<br>ie33 | | Figure 21.SO8 wide – 8 lead Plastic Small Outline, 200 mils body width, Package Outline. Table 24. SO8 wide – 8 lead Plastic Small Outline, 200 mils body width, Package Mechan 34 | | | PART NUMBERING | 35 | | Table 25. Ordering Information Scheme | | | REVISION HISTORY | 36 | | Table 27 Document Revision History | 36 | # **SUMMARY DESCRIPTION** These electrically erasable programmable memory (EEPROM) devices are accessed by a high speed SPI-compatible bus. The memory array is organized as 32768 x 8 bit. The device is accessed by a simple serial interface that is SPI-compatible. The bus signals are C, D and Q, as shown in Table 1. and Figure 2.. The device is selected when Chip Select $(\overline{S})$ is taken Low. Communications with the device can be interrupted using Hold $(\overline{HOLD})$ . Figure 2. Logic Diagram Figure 3. DIP and SO Connections Note: See PACKAGE MECHANICAL section for package dimensions, and how to identify pin-1. **Table 1. Signal Names** | С | Serial Clock | |-----------------|--------------------| | D | Serial Data Input | | Q | Serial Data Output | | S | Chip Select | | W | Write Protect | | HOLD | Hold | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | ## SIGNAL DESCRIPTION During all operations, $V_{CC}$ must be held stable and within the specified valid range: $V_{CC}$ (min) to $V_{CC}$ (max). All of the input and output signals must be held High or Low (according to voltages of $V_{IH}$ , $V_{OH}$ , $V_{IL}$ or $V_{OL}$ , as specified in Table 12. to Table 16.). These signals are described next. **Serial Data Output (Q).** This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C). **Serial Data Input (D).** This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C). **Serial Clock (C).** This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C). Chip Select $(\overline{S})$ . When this input signal is High, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby mode. Driving Chip Select $(\overline{S})$ Low enables the device, placing it in the active power mode. After Power-up, a falling edge on Chip Select $(\overline{S})$ is required prior to the start of any instruction. **Hold (HOLD).** The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To start the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ driven Low. Write Protect ( $\overline{W}$ ). The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register). This pin must be driven either High or Low, and must be stable during all write operations. # **CONNECTING TO THE SPI BUS** These devices are fully compatible with the SPI protocol. All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select $(\overline{S})$ goes Low. All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device. Figure 4. shows three devices, connected to an MCU, on a SPI bus. Only one device is selected at a time, so only one device drives the Serial Data Output (Q) line at a time, all the others being high impedance. Figure 4. Bus Master and Memory Devices on the SPI Bus Note: The Write Protect $(\overline{W})$ and Hold $(\overline{HOLD})$ signals should be driven, High or Low as appropriate. #### **SPI Modes** These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes: - CPOL=0, CPHA=0 - CPOL=1, CPHA=1 For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C). The difference between the two modes, as shown in Figure 5., is the clock polarity when the bus master is in Stand-by mode and not transferring data: - C remains at 0 for (CPOL=0, CPHA=0) - C remains at 1 for (CPOL=1, CPHA=1) Figure 5. SPI Modes Supported ## **OPERATING FEATURES** #### Power-up When the power supply is turned on, $V_{CC}$ rises from $V_{SS}$ to $V_{CC}. \label{eq:vcc}$ During this time, the Chip Select $(\overline{S})$ must be allowed to follow the $V_{CC}$ voltage. It must not be allowed to float, but should be connected to $V_{CC}$ via a suitable pull-up resistor. As a built in safety feature, Chip Select $(\overline{S})$ is edge sensitive as well as level sensitive. After Powerup, the device does not become selected until a falling edge has first been detected on Chip Select $(\overline{S})$ . This ensures that Chip Select $(\overline{S})$ must have been High, prior to going Low to start the first operation. ## Power On Reset: V<sub>CC</sub> Lock-Out Write Protect In order to prevent data corruption and inadvertent Write operations during Power-up, a Power On Reset (POR) circuit is included. The internal reset is held active until $V_{CC}$ has reached the POR threshold value, and all operations are disabled – the device will not respond to any command. In the same way, when $V_{CC}$ drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable and valid V<sub>CC</sub> must be applied before applying any logic signal. #### Power-down At Power-down, the device must be deselected. Chip Select $(\overline{S})$ should be allowed to follow the voltage applied on $V_{CC}$ . #### **Active Power and Stand-by Power Modes** When Chip Select $(\overline{S})$ is Low, the device is enabled, and in the Active Power mode. The device consumes $I_{CC}$ , as specified in Table 12. to Table 16.. When Chip Select $(\overline{S})$ is High, the device is disabled. If an Erase/Write cycle is not currently in progress, the device then goes in to the Stand-by Power mode, and the device consumption drops to $I_{CC1}$ . #### **Hold Condition** The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To enter the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ Low. Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition, has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress. The Hold condition starts when the Hold (HOLD) signal is driven Low at the same time as Serial Clock (C) already being Low (as shown in Figure 6.). The Hold condition ends when the Hold (HOLD) signal is driven High at the same time as Serial Clock (C) already being Low. Figure 6. also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being Low. **5**7 #### **Status Register** Figure 7. shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. **WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. **BP1**, **BP0** bits. The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. **SRWD bit.** The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect ( $\overline{W}$ ) signal. The Status Register Write Disable (SRWD) bit and Write Protect ( $\overline{W}$ ) signal allow the device to be put in the Hardware Protected mode. In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits. **Table 2. Status Register Format** Write In Progress Bit #### **Data Protection and Protocol Control** Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms: - Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution. - All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Write Disable (WRDI) instruction completion - Write Status Register (WRSR) instruction completion - Write (WRITE) instruction completion - The Block Protect (BP1, BP0) bits allow part of the memory to be configured as read-only. This is the Software Protected Mode (SPM). - The Write Protect (W) signal allows the Block Protect (BP1, BP0) bits to be protected. This is the Hardware Protected Mode (HPM). For any instruction to be accepted, and executed, Chip Select $(\overline{S})$ must be driven High after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C). Two points need to be noted in the previous sentence: - The 'last bit of the instruction' can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions). - The 'next rising edge of Serial Clock (C)' might (or might not) be the next bus transaction for some other device on the SPI bus. **Table 3. Write-Protected Block Size** | Status Re | Status Register Bits | | Array Addresses Protected | |-----------|----------------------|-----------------|---------------------------| | BP1 | BP0 | Protected Block | Array Addresses Protected | | 0 | 0 | none | none | | 0 | 1 | Upper quarter | 6000h - 7FFFh | | 1 | 0 | Upper half | 4000h - 7FFFh | | 1 | 1 | Whole memory | 0000h - 7FFFh | # **MEMORY ORGANIZATION** The memory is organized as shown in Figure 7.. Figure 7. Block Diagram # **INSTRUCTIONS** Each instruction starts with a single-byte code, as summarized in Table 4.. If an invalid instruction is sent (one not contained in Table 4.), the device automatically deselects itself. **Table 4. Instruction Set** | Instruc<br>tion | Description | Instruction<br>Format | |-----------------|------------------------|-----------------------| | WREN | Write Enable | 0000 0110 | | WRDI | Write Disable | 0000 0100 | | RDSR | Read Status Register | 0000 0101 | | WRSR | Write Status Register | 0000 0001 | | READ | Read from Memory Array | 0000 0011 | | WRITE | Write to Memory Array | 0000 0010 | ## Write Enable (WREN) The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device. As shown in Figure 8., to send this instruction to the device, Chip Select $(\overline{S})$ is driven Low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select $(\overline{S})$ being driven High. Figure 8. Write Enable (WREN) Sequence # Write Disable (WRDI) One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device. As shown in Figure 9., to send this instruction to the device, Chip Select (S) is driven Low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select $(\overline{S})$ being driven High. The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events: - Power-up - WRDI instruction execution - WRSR instruction completion - WRITE instruction completion. Figure 9. Write Disable (WRDI) Sequence #### Read Status Register (RDSR) The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in Figure 10.. The status and control bits of the Status Register are as follows: **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. **WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted. BP1, BP0 bits. The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in Table 2.) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. SRWD bit. The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W) signal allow the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution. Figure 10. Read Status Register (RDSR) Sequence ## Write Status Register (WRSR) The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded and executed, the device sets the Write Enable Latch (WEL). The Write Status Register (WRSR) instruction is entered by driving Chip Select $(\overline{S})$ Low, followed by the instruction code and the data byte on Serial Data Input (D). The instruction sequence is shown in Figure 11.. The Write Status Register (WRSR) instruction has no effect on b6, b5, b4, b1 and b0 of the Status Register. b6, b5 and b4 are always read as 0. Chip Select $(\overline{S})$ must be driven High after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select $(\overline{S})$ is driven High, the self-timed Write Status Register cycle (whose duration is $t_W$ ) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. **Table 5. Protection Modes** | W | SRWD | | Write Protection of the | Memory Content | | | |--------|------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------|--| | Signal | Bit | Mode | Status Register | tatus Register Protected Area <sup>1</sup> | | | | 1 | 0 | Software<br>Protected<br>(SPM) | Status Register is Writable (if the WREN instruction has set the WEL bit) The values in the BP1 and BP0 bits can be changed | Write Protected | | | | 0 | 0 | | | | Ready to accept Write instructions | | | 1 | 1 | | | | instructions | | | 0 | 1 | Hardware<br>Protected<br>(HPM) | Status Register is<br>Hardware write protected<br>The values in the BP1 and<br>BP0 bits cannot be<br>changed | Write Protected | Ready to accept Write instructions | | Note: 1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 5.. The Write Status Register (WRSR) instruction allows the user to change the values of the Block Protect (BP1, BP0) bits, to define the size of the area that is to be treated as read-only, as defined in Table 2.. The Write Status Register (WRSR) instruction also allows the user to set or reset the Status Register Write Disable (SRWD) bit in accordance with the Write Protect ( $\overline{W}$ ) signal. The Status Register Write Disable (SRWD) bit and Write Protect ( $\overline{W}$ ) signal allow the device to be put in the Hardware Protected Mode (HPM). The Write Status Register (WRSR) instruction is not executed once the Hardware Protected Mode (HPM) is entered. The contents of the Status Register Write Disable (SRWD) and Block Protect (BP1, BP0) bits are frozen at their current values from just before the start of the execution of Write Status Register (WRSR) instruction. The new, updated, values take effect at the moment of completion of the execution of Write Status Register (WRSR) instruction. The protection features of the device are summarized in Table 3.. When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless of the whether Write Protect (W) is driven High or Low. When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two cases need to be considered, depending on the state of Write Protect $(\overline{W})$ : - If Write Protect (W) is driven High, it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. - If Write Protect (W) is driven Low, it is not possible to write to the Status Register even if the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area that are software protected (SPM) by the Block Protect (BP1, BP0) bits of the Status Register, are also hardware protected against data modification. Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be entered: - by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W) Low - or by driving Write Protect (W) Low after setting the Status Register Write Disable (SRWD) bit. The only way to exit the Hardware Protected Mode (HPM) once entered is to pull Write Protect $(\overline{W})$ High. If Write Protect $(\overline{W})$ is permanently tied High, the Hardware Protected Mode (HPM) can never be activated, and only the Software Protected Mode (SPM), using the Block Protect (BP1, BP0) bits of the Status Register, can be used. # Read from Memory Array (READ) As shown in Figure 12., to send this instruction to the device, Chip Select $(\overline{S})$ is first driven Low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q). If Chip Select $(\overline{S})$ continues to be driven Low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out. When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction. The Read cycle is terminated by driving Chip Select $(\overline{S})$ High. The rising edge of the Chip Select $(\overline{S})$ signal can occur at any time during the cycle. The first byte addressed can be any byte within any page. The instruction is not accepted, and is not executed, if a Write cycle is currently in progress. Figure 12. Read from Memory Array (READ) Sequence Note: The most significant address bits, b15 and b15, are Don't Care. # Write to Memory Array (WRITE) As shown in Figure 13., to send this instruction to the device, Chip Select $(\overline{S})$ is first driven Low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D). The instruction is terminated by driving Chip Select $(\overline{S})$ High at a byte boundary of the input data. In the case of Figure 13., this occurs after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. The self-timed Write cycle starts, and continues for a period $t_{WC}$ (as specified in Table 17. to Table 21.), at the end of which the Write in Progress (WIP) bit is reset to 0. If, though, Chip Select $(\overline{S})$ continues to be driven Low, as shown in Figure 14., the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 64 bytes). The instruction is not accepted, and is not executed, under the following conditions: - if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before) - if a Write cycle is already in progress - if the device has not been deselected, by Chip Select (S) being driven High, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in) - if the addressed page is in the region protected by the Block Protect (BP1 and BP0) hits Figure 13. Byte Write (WRITE) Sequence Note: The most significant address bit, b15, is Don't Care. Figure 14. Page Write (WRITE) Sequence Note: The most significant address bit, b15, is Don't Care. # **POWER-UP AND DELIVERY STATE** ## **Power-up State** After Power-up, the device is in the following state: - Stand-by mode - Deselected (after Power-up, a falling edge is required on Chip Select (S) before any instructions can be started). - Not in the Hold Condition - Write Enable Latch (WEL) is reset to 0 - Write In Progress (WIP) is reset to 0 The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous power-down (they are non-volatile bits). ## **Initial Delivery State** The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0. # **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 6. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------|-------|-----------------------|------| | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering | See | See note <sup>1</sup> | | | Vo | Output Voltage | -0.50 | V <sub>CC</sub> +0.6 | V | | VI | Input Voltage | -0.50 | 6.5 | V | | V <sub>CC</sub> | Supply Voltage | -0.50 | 6.5 | V | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) <sup>2</sup> | -4000 | 4000 | V | Note: 1. Compliant with JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU <sup>2.</sup> JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) # DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters Table 7. Operating Conditions (M95256) | Symbol | Parameter | Min. | Max. | Unit | |--------|------------------------------------------------|------|------|------| | Vcc | Supply Voltage | 4.5 | 5.5 | V | | TA | Ambient Operating Temperature (Device Grade 6) | -40 | 85 | °C | | 1A | Ambient Operating Temperature (Device Grade 3) | -40 | 125 | °C | # Table 8. Operating Conditions (M95256-W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | 2.5 | 5.5 | V | | т | Ambient Operating Temperature (Device Grade 6) | -40 | 85 | °C | | T <sub>A</sub> | Ambient Operating Temperature (Device Grade 3) | -40 | 125 | °C | # Table 9. Operating Conditions (M95256-R) | Symbol | Parameter <sup>1</sup> | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | Note: 1. This product is under development. For more information, please contact your nearest ST sales office. #### **Table 10. AC Measurement Conditions** | Symbol | Parameter | Min. | Max. | Unit | |--------|--------------------------------------------|------------------------------------------|------|------| | CL | Load Capacitance | 100 | | pF | | | Input Rise and Fall Times | | 50 | ns | | | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | V | | | Input and Output Timing Reference Voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | | V | Note: 1. Output Hi-Z is defined as the point where data out is no longer driven. Figure 15. AC Measurement I/O Waveform Table 11. Capacitance | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |------------------|--------------------------------|----------------------|------|------|------| | C <sub>OUT</sub> | Output Capacitance (Q) | $V_{OUT} = 0V$ | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (D) | V <sub>IN</sub> = 0V | | 8 | pF | | | Input Capacitance (other pins) | V <sub>IN</sub> = 0V | | 6 | pF | Note: Sampled only, not 100% tested, at T<sub>A</sub>=25°C and a frequency of 5 MHz. Table 12. DC Characteristics (M95256, Device Grade 6) | Symbol | Parameter | Test Condition (in addition to those in Table 7.) | Min. | Max. | Unit | |------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input Leakage Current | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | utput Leakage Current $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | Icc | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5MHz,<br>$V_{CC} = 5$ V, Q = open, Current Product <sup>2</sup> | | 4 | mA | | icc | Зирріу Сипепі | $C = 0.1V_{CC}/0.9V_{CC}$ at 10MHz,<br>$V_{CC} = 5$ V, Q = open, New Product <sup>3</sup> | | 5 | mA | | las | Supply Current | $\overline{S} = V_{CC}$ , $V_{CC} = 5$ V,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , Current Product <sup>2</sup> | | 10 | μΑ | | I <sub>CC1</sub> | (Stand-by) | $\overline{S} = V_{CC}$ , $V_{CC} = 5 \text{ V}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , New Product $^3$ | | 2 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> <sup>1</sup> | Output Low Voltage | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> <sup>1</sup> | Output High Voltage $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.8 V <sub>CC</sub> | | V | Note: 1. For all 5V range devices, the device meets the output requirements for both TTL and CMOS standards. <sup>2.</sup> Current product: identified by Process Identification letter S. <sup>3.</sup> New product: identified by Process Identification letter ${\sf V}.$ Table 13. DC Characteristics (M95256, Device Grade 3) | Symbol | Parameter | Test Condition (in addition to those in Table 7.) | Min. | Max. | Unit | |------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input Leakage Current | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μA | | I <sub>LO</sub> | Output Leakage Current | $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$ | | ± 2 | μA | | l | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 2 MHz,<br>$V_{CC} = 5$ V, Q = open, Current Product <sup>2</sup> | | 4 | mA | | Icc | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 5$ V, Q = open, New Product <sup>3</sup> | | 4 | mA | | I | Supply Current | $\overline{S} = V_{CC}$ , $V_{CC} = 5$ V,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , Current Product <sup>2</sup> | | 20 | μΑ | | I <sub>CC1</sub> | (Stand-by) | $\overline{S}$ = V <sub>CC</sub> , V <sub>CC</sub> = 5 V,<br>V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> , New Product <sup>3</sup> | | 5 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> <sup>1</sup> | Output Low Voltage | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> <sup>1</sup> | Output High Voltage | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | Note: 1. For all 5V range devices, the device meets the output requirements for both TTL and CMOS standards. 2. Current product: identified by Process Identification letter S. Table 14. DC Characteristics (M95256-W, Device Grade 6) | Symbol | Parameter | Test Condition (in addition to those in Table 8.) | Min. | Max. | Unit | |------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input Leakage Current | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | la a | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 2 MHz,<br>$V_{CC} = 2.5$ V, Q = open, Current Product <sup>1</sup> | | 2 | mA | | Icc | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5$ V, Q = open, New Product <sup>2</sup> | | 3 | mA | | l | Supply Current | $\overline{S} = V_{CC}$ , $V_{CC} = 2.5 \text{ V}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , Current Product <sup>1</sup> | | 2 | μΑ | | I <sub>CC1</sub> | (Stand-by) | $\overline{S} = V_{CC}$ , $V_{CC} = 2.5 \text{ V}$<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , New Product <sup>2</sup> | | 1 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 1.5 mA, $V_{CC}$ = 2.5 V | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | Note: 1. Current product: identified by Process Identification letter S. <sup>3.</sup> New product: identified by Process Identification letter V. <sup>2.</sup> New product: identified by Process Identification letter V. Table 15. DC Characteristics (M95256-W, Device Grade 3) | Symbol | Parameter | Test Condition (in addition to those in Table 8.) | Min. | Max. | Unit | |------------------|---------------------------|---------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input Leakage Current | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | Icc | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5$ V, Q = open | | 3 | mA | | I <sub>CC1</sub> | Supply Current (Stand-by) | $\overline{S} = V_{CC}$ , $V_{CC} = 2.5$ V, $V_{IN} = V_{SS}$ or $V_{CC}$ | | 2 | μA | | V <sub>IL</sub> | Input Low Voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | Note: New product: identified by Process Identification letter V. Table 16. DC Characteristics (M95256-R) | Symbol | Parameter | Test Condition <sup>1</sup> (in addition to those in Table 9.) | Min. | Max. | Unit | |------------------|------------------------------|------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input Leakage Current | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μA | | I <sub>LO</sub> | Output Leakage Current | $\overline{S} = V_{CC}$ , $V_{OUT} = V_{SS}$ or $V_{CC}$ | | ± 2 | μA | | Icc | Supply Current | $C = 0.1V_{CC}/0.9V_{CC}$ at 2 MHz,<br>$V_{CC} = 1.8 \text{ V, Q} = \text{open}$ | | 1 <sup>2</sup> | mA | | I <sub>CC1</sub> | Supply Current<br>(Stand-by) | $\overline{S} = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.8 \text{ V}$ | | 0.32 | μА | | V <sub>IL</sub> | Input Low Voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 0.15 \text{ mA}, V_{CC} = 1.8 \text{ V}$ | | 0.3 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -0.1 \text{ mA}, V_{CC} = 1.8 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | Note: 1. This product is under development. For more infomation, please contact your nearest ST sales office. 2. This is preliminary data. Table 17. AC Characteristics (M95256, Device Grade 6) | | | Test conditions specified in Table 1 | IO. and Ta | ble 7. | | | | |--------------------------------|------------------|-----------------------------------------------|-------------------|-------------------|-------------------|-------------------|------| | Symbol | Alt. | Parameter | Min. <sup>4</sup> | Max. <sup>4</sup> | Min. <sup>5</sup> | Max. <sup>5</sup> | Unit | | f <sub>C</sub> | f <sub>SCK</sub> | Clock Frequency | D.C. | 5 | D.C. | 10 | MHz | | tslch | tcss1 | S Active Setup Time | 90 | | 15 | | ns | | tshch | tcss2 | S Not Active Setup Time | 90 | | 15 | | ns | | tshsl | tcs | S Deselect Time | 100 | | 40 | | ns | | tchsh | tcsh | S Active Hold Time | 90 | | 25 | | ns | | t <sub>CHSL</sub> | | S Not Active Hold Time | 90 | | 15 | | ns | | t <sub>CH</sub> <sup>1</sup> | t <sub>CLH</sub> | Clock High Time | 90 | | 40 | | ns | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 90 | | 40 | | ns | | t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub> | Clock Rise Time | | 1 | | 1 | μs | | t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub> | Clock Fall Time | II Time 1 | | | 1 | μs | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data In Setup Time | 20 | | 15 | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data In Hold Time | 30 | | 15 | | ns | | tннсн | | Clock Low Hold Time after HOLD not Active | 70 | | 15 | | ns | | tHLCH | | Clock Low Hold Time after HOLD Active | 40 | | 20 | | ns | | t <sub>CHHL</sub> | | Clock High Set-up Time before HOLD Active | 60 | | 30 | | ns | | tсннн | | Clock High Set-up Time before HOLD not Active | 60 | | 30 | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | 100 | | 25 | ns | | $t_{CLQV}$ | t <sub>V</sub> | Clock Low to Output Valid | | 60 | | 25 | ns | | t <sub>CLQX</sub> | tHO | Output Hold Time | 0 | | 0 | | ns | | t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub> | Output Rise Time | | 50 | | 20 | ns | | t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub> | Output Fall Time | | 50 | | 20 | ns | | t <sub>HHQX</sub> <sup>2</sup> | t <sub>LZ</sub> | HOLD High to Output Low-Z | | 50 | | 25 | ns | | t <sub>HLQZ</sub> <sup>2</sup> | t <sub>HZ</sub> | HOLD Low to Output High-Z | | 100 | | 25 | ns | | t <sub>W</sub> | twc | Write Time | | 10 | | 5 | ms | Note: 1. t<sub>CH</sub> + t<sub>CL</sub> ≥ 1 / f<sub>C</sub>. 2. Value guaranteed by characterization, not 100% tested in production. 3. To be characterized. 4. Current product: identified by Process Identification letter S. 5. New product: identified by Process Identification letter V. Table 18. AC Characteristics (M95256, Device Grade 3) | | | Test conditions specified in Table 1 | 0. and Ta | ble 7. | | | | |--------------------------------|-------------------|-----------------------------------------------|-------------------|-------------------|-------------------|-------------------|------| | Symbol | Alt. | Parameter | Min. <sup>4</sup> | Max. <sup>4</sup> | Min. <sup>5</sup> | Max. <sup>5</sup> | Unit | | f <sub>C</sub> | f <sub>SCK</sub> | Clock Frequency | D.C. | 2 | D.C. | 5 | MHz | | tslch | t <sub>CSS1</sub> | S Active Setup Time | 200 | | 90 | | ns | | tshch | t <sub>CSS2</sub> | S Not Active Setup Time | 200 | | 90 | | ns | | tshsl | t <sub>CS</sub> | S Deselect Time | 200 | | 100 | | ns | | tchsh | tcsH | S Active Hold Time | 200 | | 90 | | ns | | t <sub>CHSL</sub> | | S Not Active Hold Time | 200 | | 90 | | ns | | t <sub>CH</sub> 1 | t <sub>CLH</sub> | Clock High Time | 200 | | 90 | | ns | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 200 | | 90 | | ns | | t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub> | Clock Rise Time | | 1 | | 1 | μs | | t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub> | Clock Fall Time | Clock Fall Time 1 | | | 1 | μs | | tDVCH | t <sub>DSU</sub> | Data In Setup Time | 40 | | 20 | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data In Hold Time | 50 | | 30 | | ns | | tHHCH | | Clock Low Hold Time after HOLD not Active | 140 | | 70 | | ns | | tHLCH | | Clock Low Hold Time after HOLD Active | 90 | | 40 | | ns | | tCHHL | | Clock High Set-up Time before HOLD Active | 120 | | 60 | | ns | | tсннн | | Clock High Set-up Time before HOLD not Active | 120 | | 60 | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | 250 | | 100 | ns | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock Low to Output Valid | | 150 | | 60 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output Hold Time | 0 | | 0 | | ns | | t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub> | Output Rise Time | | 100 | | 50 | ns | | t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub> | Output Fall Time | | 100 | | 50 | ns | | t <sub>HHQX</sub> <sup>2</sup> | t <sub>LZ</sub> | HOLD High to Output Low-Z | | 100 | | 50 | ns | | t <sub>HLQZ</sub> <sup>2</sup> | t <sub>HZ</sub> | HOLD Low to Output High-Z | | 250 | | 100 | ns | | tw | twc | Write Time | | 10 | | 5 | ms | Note: 1. t<sub>CH</sub> + t<sub>CL</sub> ≥ 1 / f<sub>C</sub>. 2. Value guaranteed by characterization, not 100% tested in production. 3. To be characterized. 4. Current product: identified by Process Identification letter S. 5. New product: identified by Process Identification letter V. Table 19. AC Characteristics (M95256-W, Device Grade 6) | | | Test conditions specified in Table 1 | 0. and Ta | ble 8. | | | | |--------------------------------|------------------|-----------------------------------------------|-------------------|-------------------|-------------------|-------------------|------| | Symbol | Alt. | Parameter | Min. <sup>4</sup> | Max. <sup>4</sup> | Min. <sup>5</sup> | Max. <sup>5</sup> | Unit | | f <sub>C</sub> | f <sub>SCK</sub> | Clock Frequency | D.C. | 2 | D.C. | 5 | MHz | | tslch | tcss1 | S Active Setup Time | 200 | | 90 | | ns | | tshch | tcss2 | S Not Active Setup Time | 200 | | 90 | | ns | | tshsl | t <sub>CS</sub> | S Deselect Time | 200 | | 100 | | ns | | tchsh | tcsH | S Active Hold Time | 200 | | 90 | | ns | | t <sub>CHSL</sub> | | S Not Active Hold Time | 200 | | 90 | | ns | | t <sub>CH</sub> 1 | t <sub>CLH</sub> | Clock High Time | 200 | | 90 | | ns | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 200 | | 90 | | ns | | t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub> | Clock Rise Time | | 1 | | 1 | μs | | t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub> | Clock Fall Time | | 1 | | 1 | μs | | tDVCH | t <sub>DSU</sub> | Data In Setup Time | 40 | | 20 | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data In Hold Time | 50 | | 30 | | ns | | tннсн | | Clock Low Hold Time after HOLD not Active | 140 | | 70 | | ns | | tHLCH | | Clock Low Hold Time after HOLD Active | 90 | | 40 | | ns | | t <sub>CHHL</sub> | | Clock High Set-up Time before HOLD Active | 120 | | 60 | | ns | | tсннн | | Clock High Set-up Time before HOLD not Active | 120 | | 60 | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | 250 | | 100 | ns | | $t_{CLQV}$ | t <sub>V</sub> | Clock Low to Output Valid | | 150 | | 60 | ns | | tCLQX | tHO | Output Hold Time | 0 | | 0 | | ns | | t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub> | Output Rise Time | | 100 | | 50 | ns | | t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub> | Output Fall Time | | 100 | | 50 | ns | | t <sub>HHQX</sub> <sup>2</sup> | $t_{LZ}$ | HOLD High to Output Low-Z | | 100 | | 50 | ns | | t <sub>HLQZ</sub> 2 | t <sub>HZ</sub> | HOLD Low to Output High-Z | | 250 | | 100 | ns | | t <sub>W</sub> | twc | Write Time | | 10 | | 5 | ms | Note: 1. t<sub>CH</sub> + t<sub>CL</sub> ≥ 1 / f<sub>C</sub>. 2. Value guaranteed by characterization, not 100% tested in production. 3. To be characterized. 4. Current product: identified by Process Identification letter S. 5. New product: identified by Process Identification letter V. Table 20. AC Characteristics (M95256-W, Device Grade 3) | Test conditions specified in Table 10. and Table 8. | | | | | | | | |-----------------------------------------------------|-------------------|-----------------------------------------------|------|------|------|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | f <sub>C</sub> | fsck | Clock Frequency | D.C. | 5 | MHz | | | | tslch | tcss1 | S Active Setup Time | 90 | | ns | | | | tshch | t <sub>CSS2</sub> | S Not Active Setup Time | 90 | | ns | | | | tshsl | tcs | S Deselect Time | 100 | | ns | | | | tchsh | tcsh | S Active Hold Time | 90 | | ns | | | | t <sub>CHSL</sub> | | S Not Active Hold Time | 90 | | ns | | | | t <sub>CH</sub> 1 | tCLH | Clock High Time | 90 | | ns | | | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 90 | | ns | | | | t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub> | Clock Rise Time | | 1 | μs | | | | t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub> | Clock Fall Time | | 1 | μs | | | | tDVCH | t <sub>DSU</sub> | Data In Setup Time | 20 | | ns | | | | tCHDX | t <sub>DH</sub> | Data In Hold Time | 30 | | ns | | | | tннсн | | Clock Low Hold Time after HOLD not Active | 70 | | ns | | | | tHLCH | | Clock Low Hold Time after HOLD Active | 40 | | ns | | | | t <sub>CHHL</sub> | | Clock High Set-up Time before HOLD Active | 60 | | ns | | | | tсннн | | Clock High Set-up Time before HOLD not Active | 60 | | ns | | | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | 100 | ns | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock Low to Output Valid | | 60 | ns | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output Hold Time | 0 | | ns | | | | t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub> | Output Rise Time | | 50 | ns | | | | t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub> | Output Fall Time | | 50 | ns | | | | t <sub>HHQX</sub> <sup>2</sup> | $t_{LZ}$ | HOLD High to Output Low-Z | | 50 | ns | | | | t <sub>HLQZ</sub> <sup>2</sup> | t <sub>HZ</sub> | HOLD Low to Output High-Z | | 100 | ns | | | | t <sub>W</sub> | t <sub>WC</sub> | Write Time | | 5 | ms | | | Note: 1. $t_{CH} + t_{CL} \ge 1/f_C$ . 2. Value guaranteed by characterization, not 100% tested in production. 3. To be characterized. <sup>4.</sup> New product: identified by Process Identification letter V. Table 21. AC Characteristics (M95256-R) | | | Test conditions specified in Table 10. and | Table 9. | 1 | | |--------------------------------|-------------------|-----------------------------------------------|---------------------|---------------------|------| | Symbol | Alt. | Parameter | Min. <sup>4,5</sup> | Max. <sup>4,5</sup> | Unit | | f <sub>C</sub> | f <sub>SCK</sub> | Clock Frequency | D.C. | 2 | MHz | | tslch | tcss1 | S Active Setup Time | 200 | | ns | | tsнсн | t <sub>CSS2</sub> | S Not Active Setup Time | 200 | | ns | | tshsl | tcs | S Deselect Time | 200 | | ns | | tchsh | tcsh | S Active Hold Time | 200 | | ns | | t <sub>CHSL</sub> | | S Not Active Hold Time | 200 | | ns | | t <sub>CH</sub> <sup>1</sup> | t <sub>CLH</sub> | Clock High Time | 200 | | ns | | t <sub>CL</sub> 1 | t <sub>CLL</sub> | Clock Low Time | 200 | | ns | | t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub> | Clock Rise Time | | 1 | μs | | t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub> | Clock Fall Time | | 1 | μs | | tDVCH | t <sub>DSU</sub> | Data In Setup Time 40 | | | ns | | tCHDX | t <sub>DH</sub> | Data In Hold Time | 50 | | ns | | tннсн | | Clock Low Hold Time after HOLD not Active | 140 | | ns | | tHLCH | | Clock Low Hold Time after HOLD Active | 90 | | ns | | t <sub>CHHL</sub> | | Clock High Set-up Time before HOLD Active | 120 | | ns | | tсннн | | Clock High Set-up Time before HOLD not Active | 120 | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | 250 | ns | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock Low to Output Valid | | 150 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output Hold Time | 0 | | ns | | t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub> | Output Rise Time | | 100 | ns | | t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub> | Output Fall Time | | 100 | ns | | t <sub>HHQX</sub> <sup>2</sup> | $t_{LZ}$ | HOLD High to Output Low-Z | | 100 | ns | | t <sub>HLQZ</sub> <sup>2</sup> | t <sub>HZ</sub> | HOLD Low to Output High-Z | | 250 | ns | | t <sub>W</sub> | twc | Write Time | | 10 | ms | Note: 1. t<sub>CH</sub> + t<sub>CL</sub> ≥ 1 / f<sub>C</sub>. 2. Value guaranteed by characterization, not 100% tested in production. 3. To be characterized. 4. This product is under development. For more infomation, please contact your nearest ST sales office. 5. This is preliminary data. Figure 16. Serial Input Timing Figure 17. Hold Timing # PACKAGE MECHANICAL Figure 19. PDIP8 – 8 pin Plastic DIP, 0.25mm lead frame, Package Outline Note: Drawing is not to scale. Table 22. PDIP8 – 8 pin Plastic DIP, 0.25mm lead frame, Package Mechanical Data | C. m.h | | mm | | | inches | | |--------|------|------|-------|-------|--------|-------| | Symb. | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | | | 5.33 | | | 0.210 | | A1 | | 0.38 | | | 0.015 | | | A2 | 3.30 | 2.92 | 4.95 | 0.130 | 0.115 | 0.195 | | b | 0.46 | 0.36 | 0.56 | 0.018 | 0.014 | 0.022 | | b2 | 1.52 | 1.14 | 1.78 | 0.060 | 0.045 | 0.070 | | С | 0.25 | 0.20 | 0.36 | 0.010 | 0.008 | 0.014 | | D | 9.27 | 9.02 | 10.16 | 0.365 | 0.355 | 0.400 | | E | 7.87 | 7.62 | 8.26 | 0.310 | 0.300 | 0.325 | | E1 | 6.35 | 6.10 | 7.11 | 0.250 | 0.240 | 0.280 | | е | 2.54 | _ | _ | 0.100 | _ | _ | | eA | 7.62 | _ | _ | 0.300 | _ | _ | | eB | | | 10.92 | | | 0.430 | | L | 3.30 | 2.92 | 3.81 | 0.130 | 0.115 | 0.150 | Figure 20. SO8 narrow - 8 lead Plastic Small Outline, 150 mils body width, Package Outline Note: Drawing is not to scale. Table 23. SO8 narrow - 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Data | Symb. | mm | | | inches | | | |-------|------|------|------|--------|-------|-------| | | Тур. | Min. | Max. | Тур. | Min. | Max. | | Α | | 1.35 | 1.75 | | 0.053 | 0.069 | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | В | | 0.33 | 0.51 | | 0.013 | 0.020 | | С | | 0.19 | 0.25 | | 0.007 | 0.010 | | D | | 4.80 | 5.00 | | 0.189 | 0.197 | | E | | 3.80 | 4.00 | | 0.150 | 0.157 | | е | 1.27 | - | - | 0.050 | _ | - | | Н | | 5.80 | 6.20 | | 0.228 | 0.244 | | h | | 0.25 | 0.50 | | 0.010 | 0.020 | | L | | 0.40 | 0.90 | | 0.016 | 0.035 | | α | | 0° | 8° | | 0° | 8° | | N | | 8 | | | 8 | | | СР | | | 0.10 | | | 0.004 | Figure 21. SO8 wide - 8 lead Plastic Small Outline, 200 mils body width, Package Outline Note: Drawing is not to scale. Table 24. SO8 wide - 8 lead Plastic Small Outline, 200 mils body width, Package Mechanical Data | Symb. | mm | | | inches | | | |-------|------|------|------|--------|-------|-------| | | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | | | 2.03 | | | 0.080 | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | A2 | | | 1.78 | | | 0.070 | | В | | 0.35 | 0.45 | | 0.014 | 0.018 | | С | 0.20 | - | - | 0.008 | - | - | | D | | 5.15 | 5.35 | | 0.203 | 0.211 | | E | | 5.20 | 5.40 | | 0.205 | 0.213 | | е | 1.27 | - | - | 0.050 | - | - | | Н | | 7.70 | 8.10 | | 0.303 | 0.319 | | L | | 0.50 | 0.80 | | 0.020 | 0.031 | | α | | 0° | 10° | | 0° | 10° | | N | | 8 | | | 8 | | | СР | | | 0.10 | | | 0.004 | # PART NUMBERING #### **Table 25. Ordering Information Scheme** Note: 1. ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment. The High Reliability Certified Flow (HRCF) is described in the quality note QNEE9801. Please ask your nearest ST sales office for a copy. 2. For products with Process Identification letter V. G = Green package For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office Table 26. How to Identify Current and New Products by the Process Identification Letter | Markings on Current Products <sup>1</sup> | Markings on New Products | | | |-------------------------------------------|--------------------------|--|--| | 95256W6 | 95256W6 | | | | ANNYWW <b>S</b> | ANNYWW <b>V</b> | | | Note: 1. This example comes from the S08 package. Other packages have similar information. For further information, please ask your ST Sales Office for Process Change Notice PCN MPG/EE/0038 (PCEE0038). # **REVISION HISTORY** **Table 27. Document Revision History** | Date | Rev. | Description of Revision | |-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17-Nov-1999 | 2.1 | New -V voltage range added (including the tables for DC characteristics, AC characteristics, and ordering information). | | 07-Feb-2000 | 2.2 | New -V voltage range extended to M95256 (including AC characteristics, and ordering information). | | 22-Feb-2000 | 2.3 | tCLCH and tCHCL, for the M95xxx-V, changed from 1µs to 100ns | | 15-Mar-2000 | 2.4 | -V voltage range changed to 2.7-3.6V | | 29-Jan-2001 | 2.5 | Lead Soldering Temperature in the Absolute Maximum Ratings table amended Illustrations and Package Mechanical data updated | | 12-Jun-2001 | 2.6 | Correction to header of Table 12B TSSOP14 Illustrations and Package Mechanical data updated Document promoted from Preliminary Data to Full Data Sheet | | 08-Feb-2002 | 2.7 | Announcement made of planned upgrade to 10 MHz clock for the 5V, -40 to 85°C, range. | | 09-Aug-2002 | 2.8 | M28128 split off to its own datasheet. Data added for new and forthcoming products, including availability of the SO8 narrow package. | | 24-Feb-2003 | 2.9 | Omission of SO8 narrow package mechanical data remedied | | 26-Jun-2003 | 2.10 | -V voltage range removed | | 21-Nov-2003 | 3.0 | Table of contents, and Pb-free options addedS voltage range extended to -R. V <sub>IL</sub> (min) improved to -0.45V | | 17-Mar-2004 | 4.0 | Absolute Maximum Ratings for $V_{IO}$ (min) and $V_{CC}$ (min) changed. Soldering temperature information clarified for RoHS compliant devices. Device grade information clarified. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. $\ensuremath{\texttt{©}}$ 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com